











#### NE5534, NE5534A, SA5534, SA5534A

SLOS070D - JULY 1979-REVISED NOVEMBER 2014

# NE5534x, SA5534x Low-Noise Operational Amplifiers

#### **Features**

- Equivalent Input Noise Voltage 3.5 nV/√Hz Typ
- Unity-Gain Bandwidth 10 MHz Typ
- Common-Mode Rejection Ratio 100 dB Typ
- High DC Voltage Gain 100 V/mV Typ
- Peak-to-Peak Output Voltage Swing 32 V Typ With  $V_{CC\pm} = \pm 18 \text{ V}$  and  $R_L = 600 \Omega$
- High Slew Rate 13 V/µs Typ
- Wide Supply-Voltage Range ±3 V to ±20 V
- Low Harmonic Distortion
- Offset Nulling Capability
- **External Compensation Capability**

## **Applications**

- **Audio Preamplifiers**
- Servo Error Amplifiers
- Medical Equipment
- **Telephone Channel Amplifiers**

#### 3 Description

The NE5534, NE5534A, SA5534, and SA5534A devices are high-performance operational amplifiers combining excellent dc and ac characteristics. Some of the features include very low noise, high outputdrive capability, high unity-gain and maximum-outputswing bandwidths, low distortion, and high slew rate.

These operational amplifiers are compensated internally for a gain equal to or greater than three. Optimization of the frequency response for various applications can be obtained by use of an external compensation capacitor between COMP/BAL. The devices feature input-protection diodes, output short-circuit protection, and offsetvoltage nulling capability with use of the BALANCE and COMP/BAL pins (see Figure 10).

For the NE5534A and SA5534A devices, a maximum limit is specified for the equivalent input noise voltage.

#### **Device Information**

| PART NUMBER | PACKAGE (PIN) | BODY SIZE (NOM)   |  |  |
|-------------|---------------|-------------------|--|--|
| NE5534x     | SOIC (8)      | 4.90 mm × 3.91 mm |  |  |
| CAFFOAN     | SOIC (8)      | 4.90 mm × 3.91 mm |  |  |
| SA5534x     | SO (8)        | 6.20 mm × 5.30 mm |  |  |

## Simplified Schematic





## **Table of Contents**

| 4 | Footures 4                           | 8.2 Functional Block Diagram                          |
|---|--------------------------------------|-------------------------------------------------------|
| 1 | Features 1                           |                                                       |
| 2 | Applications 1                       | 8.3 Feature Description10                             |
| 3 | Description 1                        | 8.4 Device Functional Modes10                         |
| 4 | Simplified Schematic 1               | 9 Application and Implementation 11                   |
| 5 | Revision History2                    | 9.1 General Application11                             |
| 6 | Pin Configuration and Functions      | 9.2 Typical Application12                             |
| 7 | Specifications4                      | 10 Power Supply Recommendations 14                    |
| • | 7.1 Absolute Maximum Ratings         | 11 Layout 15                                          |
|   | 7.1 Absolute Maximum Ratings         | 11.1 Layout Guidelines 15                             |
|   | 7.3 Recommended Operating Conditions | 11.2 Layout Example 15                                |
|   | 7.4 Thermal Information              | 12 Device and Documentation Support 16                |
|   | 7.5 Electrical Characteristics       | 12.1 Related Links                                    |
|   | 7.6 Operating Characteristics        | 12.2 Trademarks                                       |
|   | 7.7 Typical Characteristics          | 12.3 Electrostatic Discharge Caution                  |
| 8 | Detailed Description9                | 12.4 Glossary                                         |
| • | 8.1 Overview                         | 13 Mechanical, Packaging, and Orderable Information16 |
|   |                                      |                                                       |

## 5 Revision History

#### Changes from Revision C (September 2004) to Revision D

**Page** 

- Added Applications, Device Information table, Handling Ratings table, Feature Description section, Device
  Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout
  section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section...... 1
- Deleted Ordering Information table.



## 6 Pin Configuration and Functions

NE5534, SA5534 . . . D (SOIC), P (PDIP), OR PS (SOP) PACKAGE NE5534A, SA5534A . . . D (SOIC) OR P (PDIP) PACKAGE (TOP VIEW)



#### **Pin Functions**

| PIN               |     | TYPE | DESCRIPTION                                                        |  |  |
|-------------------|-----|------|--------------------------------------------------------------------|--|--|
| NAME              | NO. | ITPE | DESCRIPTION                                                        |  |  |
| BALANCE           | 1   | 1    | External frequency compensation                                    |  |  |
| COMP/BAL          | 8   | I    | External offset voltage adjustment/External frequency compensation |  |  |
| COMP              | 5   | 0    | External offset voltage adjustment                                 |  |  |
| IN+               | 3   | 1    | Noninverting input                                                 |  |  |
| IN-               | 2   | 1    | Inverting Input                                                    |  |  |
| OUT               | 6   | 0    | Output                                                             |  |  |
| V <sub>CC+</sub>  | 7   | _    | Positive Supply                                                    |  |  |
| V <sub>CC</sub> - | 4   | _    | Negative Supply                                                    |  |  |



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                      |                   | MIN               | TYP | MAX       | UNIT |
|-----------------|--------------------------------------|-------------------|-------------------|-----|-----------|------|
| \/              | Supply voltage <sup>(2)</sup>        | V <sub>CC+</sub>  | 0                 |     | 22        | ٧    |
| V <sub>CC</sub> | Supply voltage 7                     | V <sub>CC</sub> - | -22               |     | 0         | ٧    |
|                 | Input voltage, either input (2)(3)   |                   | V <sub>CC</sub> - |     | $V_{CC+}$ | ٧    |
|                 | Input current <sup>(4)</sup>         |                   | -10               |     | 10        | mA   |
|                 | Duration of output short circuit (5) |                   | Unlimit           | ed  |           |      |
| $T_{J}$         | Operating virtual-junction temperatu |                   |                   | 150 | °C        |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>

3) The magnitude of the input voltage must never exceed the magnitude of the supply voltage.

#### 7.2 Handling Ratings

|                      |                                            |                                                                           | MIN                     | MAX  | UNIT |
|----------------------|--------------------------------------------|---------------------------------------------------------------------------|-------------------------|------|------|
| T <sub>stg</sub>     | Storage temperature range                  |                                                                           | -65                     | 150  | °C   |
| V                    | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins              | 0                       | 2000 |      |
| V <sub>(ESD)</sub> I |                                            | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins | DEC specification 0 200 |      | V    |

#### 7.3 Recommended Operating Conditions

|                 |                                |                   | MIN        | MAX | UNIT |
|-----------------|--------------------------------|-------------------|------------|-----|------|
| V               | Cumply voltage                 | V <sub>CC+</sub>  | 5          | 15  | V    |
| V <sub>CC</sub> | Supply voltage                 | V <sub>CC</sub> - | <b>-</b> 5 | -15 | V    |
| т               | Operation from air temperature | NE5534, NE5534A   | 0 7        | 70  | ۰۵   |
| IA              | Operating free-air temperature | SA5534, SA5534A   | -40        | 85  | °C   |

#### 7.4 Thermal Information

|                 |                                             | NE<br>SA5 |        |    |      |
|-----------------|---------------------------------------------|-----------|--------|----|------|
|                 | THERMAL METRIC <sup>(1)</sup> D P PS        |           |        |    | UNIT |
|                 |                                             |           | 8 PINS |    |      |
| $R_{\theta JA}$ | Package thermal impedance <sup>(2)(3)</sup> | 97        | 85     | 95 | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

2) The package thermal impedance is calculated in accordance with JESD 51-7.

Product Folder Links: NE5534 NE5534A SA5534 SA5534A

<sup>(4)</sup> Excessive current will flow if a differential input voltage in excess of approximately 0.6 V is applied between the inputs, unless some limiting resistance is used.

<sup>(5)</sup> The output may be shorted to ground or either power supply. Temperature and/or supply voltages must be limited to ensure the maximum dissipation rating is not exceeded.

<sup>(3)</sup> Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A) / \theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.



#### 7.5 Electrical Characteristics

 $V_{CC\pm} = \pm 15 \text{ V}, T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                  | PARAMETER                                                             | TEST CON                                                         | MIN                                              | TYP | MAX | UNIT |      |  |
|------------------|-----------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------|-----|-----|------|------|--|
| V                | Input offset voltage                                                  | V <sub>O</sub> = 0                                               | T <sub>A</sub> = 25°C                            |     | 0.5 | 4    | mV   |  |
| $V_{IO}$         | input onset voitage                                                   | $R_S = 50 \Omega$                                                | T <sub>A</sub> = Full range                      |     |     | 5    | 5    |  |
|                  | Input offset current                                                  | V <sub>O</sub> = 0                                               | T <sub>A</sub> = 25°C                            |     | 20  | 300  | nA   |  |
| I <sub>IO</sub>  | input onset current                                                   | v <sub>O</sub> = 0                                               | T <sub>A</sub> = Full range                      |     |     | 400  | nA   |  |
| I <sub>IB</sub>  | Input bias current                                                    | V <sub>O</sub> = 0                                               | $T_A = 25$ °C                                    |     | 500 | 1500 | nA   |  |
| IВ               | input bias current                                                    | vO = 0                                                           | T <sub>A</sub> = Full range                      |     |     | 2000 | ПА   |  |
| $V_{ICR}$        | Common-mode input-voltage range                                       |                                                                  |                                                  | ±12 | ±13 |      | V    |  |
| V                | Maximum peak-to-peak output-voltage swing                             | R <sub>1</sub> ≥ 600 Ω                                           | $V_{CC\pm} = \pm 15 \text{ V}$                   | 24  | 26  |      | V    |  |
| $V_{O(PP)}$      | Maximum peak-to-peak output-voltage swing                             | KL 2 000 12                                                      | $V_{CC\pm} = \pm 18 \text{ V}$                   | 30  | 32  |      | V    |  |
|                  |                                                                       | V <sub>O</sub> = ±10 V                                           | $T_A = 25$ °C                                    | 25  | 100 |      |      |  |
| ۸                | Large-signal differential-voltage amplification                       | $R_L \ge 600 \Omega$ ,                                           | T <sub>A</sub> = Full range                      | 15  |     |      | V/mV |  |
| $A_{VD}$         |                                                                       | $R_1 \ge 2 \text{ k}\Omega, V_0 \pm 10 \text{ V}$                | $T_A = 25$ °C                                    | 25  | 100 |      |      |  |
|                  |                                                                       | $R_L \ge 2 \text{ K}\Omega$ , $V_O \pm 10 \text{ V}$             | T <sub>A</sub> = Full range                      | 15  |     |      |      |  |
| A 0              | Cmall signal differential valtage emplification                       | f = 10 kHz                                                       | $C_C = 0$                                        |     | 6   |      | V/mV |  |
| A <sub>vd</sub>  | Small-signal differential-voltage amplification                       | 1 = 10 KHZ                                                       | $C_{C} = 22 \text{ pF}$                          |     | 2.2 |      |      |  |
|                  |                                                                       | V .40 V                                                          | $C_C = 0$                                        |     | 200 |      |      |  |
| B <sub>OM</sub>  | Maximum output-swing bandwidth                                        | $V_O = \pm 10 \text{ V}$                                         | $C_{C} = 22 \text{ pF}$                          |     | 95  |      | kHz  |  |
| DOM              | waxiinaii ouput owing bahawati                                        | V <sub>CC±</sub> 18 V,<br>R <sub>L</sub> = 600 Ω                 | V <sub>O</sub> = ±14 V<br>C <sub>C</sub> = 22 pF |     | 70  |      | KIIZ |  |
| B <sub>1</sub>   | Unity-gain bandwidth                                                  | $C_C = 22 pF$                                                    | $C_{L} = 100 \text{ pF}$                         |     | 10  |      | MHz  |  |
| r <sub>i</sub>   | Input resistance                                                      |                                                                  |                                                  | 30  | 100 |      | kΩ   |  |
| Z <sub>O</sub>   | Output impedance                                                      | $A_{VD} = 30 \text{ dB},$<br>$C_C = 22 \text{ pF}$               | $R_L = 600 \Omega$ ,<br>f = 10 kHz               |     | 0.3 |      | Ω    |  |
| CMRR             | Common-mode rejection ratio                                           | $V_O = 0$ ,<br>$R_S = 50 \Omega$                                 | $V_{IC} = V_{ICR}min$                            | 70  | 100 |      | dB   |  |
| k <sub>SVR</sub> | Supply-voltage rejection ratio ( $\Delta V_{CC}$ or $\Delta V_{IO}$ ) | $V_{CC\pm} = \pm 9 \text{ V to } \pm 15 \text{ V},$<br>$V_O = 0$ | $R_S = 50 \Omega$                                | 80  | 100 |      | dB   |  |
| los              | Output short-circuit current                                          |                                                                  |                                                  |     | 38  |      | mA   |  |
| I <sub>CC</sub>  | Total supply current                                                  | V <sub>O</sub> = 0, No load                                      | T <sub>A</sub> = 25°C                            |     | 4   | 8    | mA   |  |

<sup>(1)</sup> All characteristics are measured under open-loop conditions with zero common-mode input voltage, unless otherwise specified. For NE5534 and NE5534A, full range is 0°C to 70°C. For SA5534 and SA5534A, full range is -40°C to 85°C.

Copyright © 1979–2014, Texas Instruments Incorporated



## 7.6 Operating Characteristics

 $V_{CC\pm} = \pm 15 \text{ V}, T_A = 25^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                | PARAMETER                      | PARAMETER TEST CONDITIONS             |                                     |     |     | NE5534A, SA5534A |                    |                    |
|----------------|--------------------------------|---------------------------------------|-------------------------------------|-----|-----|------------------|--------------------|--------------------|
|                |                                |                                       |                                     |     |     | TYP              | MAX                |                    |
| SR             | Slew rate                      |                                       | 13                                  |     | 13  |                  | 2//                |                    |
| SK             | Siew rate                      | C <sub>C</sub> = 22 pF                |                                     | 6   |     | 6                |                    | V/µs               |
|                | Rise time                      | $V_I = 50 \text{ mV},$                | A <sub>VD</sub> = 1                 | 20  |     | 20               |                    | ns                 |
|                | Overshoot factor               | $R_L = 600 \Omega,$<br>$C_L = 100 pF$ | $A_{VD} = 1,$ $C_C = 22 \text{ pF}$ | 20  |     | 20               |                    | %                  |
| t <sub>r</sub> | Rise time                      | $V_1 = 50 \text{ mV},$                | A <sub>VD</sub> = 1                 | 50  |     | 50               |                    | ns                 |
|                | Overshoot factor               | $R_L = 600 \Omega,$<br>$C_L = 500 pF$ | $A_{VD} = 1,$ $C_C = 47 \text{ pF}$ | 35% |     | 35%              |                    | _                  |
| \/             | Equivalent input poice voltage | f = 30 Hz                             |                                     | 7   |     | 5.5              | 7                  | nV/√ <del>Hz</del> |
| V <sub>n</sub> | Equivalent input noise voltage | f = 1 kHz                             | f = 1 kHz                           |     |     | 3.5              | 4.5                | IIV/VIIZ           |
|                |                                | f = 30 Hz                             | 2.5                                 |     | 1.5 |                  | - A /-/II-         |                    |
| In             | Equivalent input noise current | f = 1 kHz                             | 0.6                                 |     | 0.4 |                  | pA/√ <del>Hz</del> |                    |
| F              | Average noise figure           | $R_S = 5 k\Omega$                     | f = 10Hz to 20 kHz                  |     |     | 0.9              |                    | dB                 |



#### 7.7 Typical Characteristics





#### **Typical Characteristics (continued)**





#### 8 Detailed Description

#### 8.1 Overview

The NE5534, NE5534A, SA5534, and SA5534A devices are high-performance operational amplifiers combining excellent dc and ac characteristics. Some of the features include very low noise, high output-drive capability, high unity-gain and maximum-output-swing bandwidths, low distortion, and high slew rate.

These operational amplifiers are compensated internally for a gain equal to or greater than three. Optimization of the frequency response for various applications can be obtained by use of an external compensation capacitor between COMP and COMP/BAL. The devices feature input-protection diodes, output short-circuit protection, and offset-voltage nulling capability with use of the BALANCE and COMP/BAL pins (see the *Application Circuit Diagram*).

For the NE5534A and SA5534A devices, a maximum limit is specified for the equivalent input noise voltage.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Offset-Voltage Null Capability

The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas ( $\beta$ ), collector or emitter resistors, and so on. The input offset pins allow the designer to adjust for these mismatches by external circuitry. See the *Application and Implementation* section for more details on design techniques.

#### 8.3.2 Slew Rate

The slew rate is the rate at which an operational amplifier can change its output when there is a change on the input. The NE5534 and SA5534 devices have a 13-V/µs slew rate.

#### 8.3.3 Common-Mode Rejection Ratio

The common-mode rejection ratio (CMRR) of an amplifier is a measure of how well the device rejects unwanted input signals common to both input leads. It is found by taking the ratio of the change in input offset voltage to the change in the input voltage and converting to decibels. Ideally the CMRR is infinite, but in practice, amplifiers are designed to have it as high as possible. The CMRR of the NE5534 and SA5534 devices is 100 dB.

#### 8.3.4 Unity-Gain Bandwidth

The unity-gain bandwidth is the frequency up to which an amplifier with a unity gain may be operated without greatly distorting the signal. The NE5534 and SA5534 devices have a 10-MHz unity-gain bandwidth.

#### 8.3.5 External Compensation Capability

Frequency compensation with a capacitor may be used to increase the gain-bandwidth product (GBW) of the amplifier. See the *Application and Implementation* section for more details on design techniques.

#### 8.4 Device Functional Modes

The NE5534 and SA5534 devices are powered on when the supply is connected. Each of these devices can be operated as a single supply operational amplifier or dual supply amplifier depending on the application.

0 Submit Documentation Feedback

Copyright © 1979–2014, Texas Instruments Incorporated



#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 General Application

The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas ( $\beta$ ), collector or emitter resistors, and so on. The input offset pins allow the designer to adjust for these mismatches by external circuitry. These input mismatches can be adjusted by putting resistors or a potentiometer between the inputs as shown in Figure 10. A potentiometer can be used to fine tune the circuit during testing or for applications which require precision offset control. More information about designing using the input-offset pins, see *Offset Voltage of Operational Amplifiers* (SLOA045).



Frequency Compensation and Offset-Voltage Nulling Circuit

Figure 10. Application Circuit



#### 9.2 Typical Application

The voltage follower configuration of the operational amplifier is used for applications where a weak signal is used to drive a relatively high current load. This circuit is also called a buffer amplifier or unity gain amplifier. The inputs of an operational amplifier have a very high resistance which puts a negligible current load on the voltage source. The output resistance of the operational amplifier is almost negligible, so it can provide as much current as necessary to the output load.



Figure 11. Voltage Follower Schematic

#### 9.2.1 Design Requirements

- Output range of 2 V to 11 V
- Input range of 2 V to 11 V

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Output Voltage Swing

The output voltage of an operational amplifier is limited by its internal circuitry to some level below the supply rails. For this amplifier, the output voltage swing is within ±12 V, which accommodates the input and output voltage requirements.

#### 9.2.2.2 Supply and Input Voltage

For correct operation of the amplifier, neither input must be higher than the recommended positive supply rail voltage or lower than the recommended negative supply rail voltage. The chosen amplifier must be able to operate at the supply voltage that accommodates the inputs. Because the input for this application goes up to 11 V, the supply voltage must be 12 V. Using a negative voltage on the lower rail rather than ground, allows the amplifier to maintain linearity for inputs below 2 V.



## **Typical Application (continued)**

Copyright © 1979–2014, Texas Instruments Incorporated

#### 9.2.3 Application Curves for Output Characteristics





#### 10 Power Supply Recommendations

The NE5534 and SA5534 devices are specified for operation from ±5 to ±15 V; many specifications apply from 0°C to 70°C for the NE5534 device and -40°C to 85°C for the SA5534 device.

#### **CAUTION**

Supply voltages larger than ±22 V can permanently damage the device (see the *Absolute Maximum Ratings*).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout Guidelines*.



#### 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance
  power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. On multilayer PCBs, one or more layers are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds, paying attention to the flow of the ground current. For more detailed information, refer to
  Circuit Board Layout Techniques (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
  it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicularly, as
  opposed to in parallel, with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in .
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

#### 11.2 Layout Example



Figure 15. Operational Amplifier Schematic for Noninverting Configuration



Figure 16. Operational Amplifier Board Layout for Noninverting Configuration



#### 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS   | PRODUCT FOLDER | PRODUCT FOLDER SAMPLE & BUY |            | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|-----------------------------|------------|---------------------|---------------------|
| NE5534  | Click here     | Click here                  | Click here | Click here          | Click here          |
| NE5534A | Click here     | Click here                  | Click here | Click here          | Click here          |
| SA5534  | Click here     | Click here                  | Click here | Click here          | Click here          |
| SA5534A | Click here     | Click here                  | Click here | Click here          | Click here          |

#### 12.2 Trademarks

All trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





24-Aug-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| NE5534AD         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | 5534A                   | Sample  |
| NE5534ADR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | 5534A                   | Samples |
| NE5534ADRE4      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | 5534A                   | Samples |
| NE5534ADRG4      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | 5534A                   | Samples |
| NE5534AP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type  | 0 to 70      | NE5534AP                | Samples |
| NE5534APE4       | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type  | 0 to 70      | NE5534AP                | Samples |
| NE5534D          | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | NE5534                  | Samples |
| NE5534DR         | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | NE5534                  | Samples |
| NE5534DRE4       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | NE5534                  | Samples |
| NE5534DRG4       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | NE5534                  | Samples |
| NE5534P          | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type  | 0 to 70      | NE5534P                 | Samples |
| NE5534PE4        | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type  | 0 to 70      | NE5534P                 | Samples |
| SA5534AD         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | SA5534A                 | Samples |
| SA5534ADR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | SA5534A                 | Samples |
| SA5534AP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type  | -40 to 85    | SA5534AP                | Samples |
| SA5534APE4       | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type  | -40 to 85    | SA5534AP                | Samples |
| SA5534D          | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | SA5534                  | Samples |



## PACKAGE OPTION ADDENDUM

24-Aug-2018

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| SA5534DR         | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SA5534         | Samples |
| SA5534P          | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -40 to 85    | SA5534P        | Samples |
| SA5534PSR        | ACTIVE | SO           | PS      | 8    | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | SA5534         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





24-Aug-2018

PACKAGE MATERIALS INFORMATION

www.ti.com 1-Oct-2014

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| NE5534ADR | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| NE5534DR  | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SA5534ADR | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SA5534DR  | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SA5534PSR | SO   | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |

www.ti.com 1-Oct-2014



\*All dimensions are nominal

| All difficions die fiorinia |              |                 |      |      |             |            |             |  |  |  |  |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |  |
| NE5534ADR                   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |  |  |  |
| NE5534DR                    | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |  |  |  |
| SA5534ADR                   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |  |  |  |
| SA5534DR                    | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |  |  |  |
| SA5534PSR                   | SO           | PS              | 8    | 2000 | 367.0       | 367.0      | 38.0        |  |  |  |  |

## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.